

# Cadence Virtuoso LAB (1) Report

By: Magdy Ahmed Abbas Abdelhamid



**Analog IC Design** 

# Contents: -

## • Part 1: Low Pass Filter Simulation (LPF)

#### **✓** Transient Analysis: (6 Questions)

- o Q1: Design a first order low pass filter.
- o Q2: Apply a square wave input.
- o Q3: Report transient analysis results for two periods.
- o Q4: Calculate rise and fall time (10% to 90%).
- o Q5: Compare simulation with analytical results in a table.
- o Q6: Do parametric sweep, Report overlaid result & Comment.

#### ✓ AC Analysis: (4 Questions)

- o Q1: Report Bode Plot (magnitude and phase) for LPF.
- o Q2: Calculate DC gain and 3dB bandwidth.
- o Q3: Compare simulation with analytical results in a table.
- o Q4: Do parametric sweep, Report overlaid result & Comment.

#### **✓ Pole Zero Analysis:** (2 Questions)

- o Q1: Report pole zero analysis results.
- o Q2: Find the pole frequency and compare their bandwidth.

#### • Part 2: MOSFET Characteristics

#### $\checkmark$ I<sub>D</sub> vs V<sub>GS</sub>: (3 Questions)

- Q1: Plot I<sub>D</sub>, V<sub>GS</sub> characteristics for NMOS and PMOS devices.
  Plot the results overlaid: Short & Long channel devices.
- Q2: Comment on the differences between Short & Long Channel devices Results.
- o Q3: Comment on the differences between NMOS and PMOS.

#### $\checkmark$ g<sub>m</sub> vs V<sub>GS</sub>: (2 Questions)

- Q1: Plot g<sub>m</sub>, V<sub>GS</sub> characteristics for NMOS,
  Plot the results overlaid: Short & Long channel devices.
- Q2: Comment on the differences Short & Long channel devices results.

#### $\checkmark$ I<sub>D</sub> vs V<sub>DS</sub>: (2 Questions)

- Q1: Plot I<sub>D</sub> , V<sub>DS</sub> characteristics for NMOS.
  Plot the results overlaid: Short & Long channel devices.
- Q2: Comment on the differences Short & Long channel devices results.

#### $\checkmark$ g<sub>m</sub> and r<sub>o</sub>: (In Triode and Saturation Region) (3 Questions)

- o Q1: Plot g<sub>m</sub> & r<sub>o</sub> vs V<sub>DS</sub> in Triode and Saturation Regions.
- $\circ$  Q2: Comment on the variation of  $g_m$  vs  $V_{DS}$ .
- $\circ$  Q3: Comment on the variation of  $r_o$  vs  $V_{DS}$ .



#### LOW PASS FILTER SIMULATIONS

# **Transient Analysis for Two Periods**



This is The Schematic of LPF With  $V_{pulse}$ 









$$T_{clock} = 20 n$$
 ,  $T_{delay} = 5 n$  ,  $T_{rise} = \ T_{fall} = 100 p$  ,  $Pulse\ width = 10 n$ 



#### **Transient Analysis Output Setup:**





**Q5** 

#### **Q5: Comments:**

According to the charts, during the transient stage of the square pulse's rise, the capacitor charges slowly. However, in the steady state, the capacitor behaves like an ideal open circuit, producing an output voltage that matches the input voltage. Likewise, during the transient phase, current flows through the circuit, but during steady state, the current decreases to almost zero because the capacitor functions as an open circuit.

**Simulation Results:** We Find That rise Time = Fall Time = 659.8 pS

Q5: Analytical Results: -

: In Capacitor to Get Rising Time (Cap. Charging).

$$\begin{split} &V_{out} = V_o \left(1 - e^{-\frac{t}{\tau}}\right) \text{ , } \tau_{time\ Constant} = RC = 0.3\ nS \text{ , } V_o = V_{DD} = 1\ V. \\ &e^{-t/\tau} = 1 - \frac{V_{out}}{V_o} \quad \text{ , } \quad t = -\tau \ln \left(1 - \frac{V_{out}}{V_o}\right) . \end{split}$$

o For 90% @  $V_{out} = 0.9V_o$ .

$$\begin{split} &V_{out}=0.9V_o=V_o\left(1-e^{-\frac{t_2}{\tau}}\right) \rightarrow 0.9=\left(1-e^{-\frac{t_2}{\tau}}\right)\\ &t_2=-\tau \, ln(0.1) \quad \rightarrow \quad (i) \end{split}$$

 $\circ$  For 10% @  $V_{out} = 0.1V_{o}$ 

$$\begin{split} &V_{out}=0.\,1V_o=V_o\left(1-e^{-\frac{t_1}{\tau}}\right)\rightarrow 0.\,1=\left(1-e^{-\frac{t_1}{\tau}}\right)\\ &t_1=-\tau\,ln(0.\,9) \quad\rightarrow\quad (ii) \end{split}$$

From (i) & (ii)

$$\label{eq:trise} \div \, t_{rise} = t_2 - t_1 = -\tau \, ln(0.\,1) + \tau \, ln(0.\,9) = 659.\,17 \; p \; sec.$$

: In Capacitor to Get Falling Time (Cap. Discharging)

$$\begin{split} &V_{out} = V_o \left( e^{-\frac{t}{\tau}} \right) \text{ , } \tau_{time\ Constant} = RC = 0.3\ nS \text{ , } V_o = V_{DD} = 1\ V. \\ &e^{-\frac{t}{\tau}} = \frac{V_{out}}{V_o} \qquad \text{ , } \ t = -\tau \ln \left( \frac{V_{out}}{V_o} \right) \end{split}$$

 $\circ$  For 10% @  $V_{out} = 0.1V_o$ .

$$V_{out} = 0.1V_o = V_o \left(e^{-\frac{t_2}{\tau}}\right) \rightarrow 0.1 = \left(e^{-\frac{t_2}{\tau}}\right)$$

$$t_2 = -\tau \, ln(0.1) \quad \rightarrow \quad (iii)$$

o For 90%  $\hat{@} V_{out} = 0.9V_{o}$ 

$$\begin{aligned} &V_{out} = 0.9V_o = V_o \left(e^{-\frac{t_1}{\tau}}\right) \rightarrow 0.9 = \left(e^{-\frac{t_1}{\tau}}\right) \\ &t_1 = -\tau \ln(0.9) \quad \rightarrow \quad (iv) \end{aligned}$$

From (iii) & (iv)

| P.O.C             | Analytically   | Simulation   | Error |
|-------------------|----------------|--------------|-------|
| t <sub>rise</sub> | 659. 17 p sec. | 659.8 p sec. | 0.1%  |
| t <sub>fall</sub> | 659. 17 p sec. | 659.8 p sec. | 0.1%  |

#### **Parametric Sweep For R = 1:1:5** $k\Omega$ = Start : Step : Stop



Q6: Comments: -

**Q6** 

The rise and fall times increase as the resistance value increases, which aligns with our initial expectations. The analytical formulas indicate that the rise and fall times are directly related to the RC constant. Thus, as the resistance or capacitance values increase, the rise and fall times will also increase.

| R                 | 1 kΩ   | 2 kΩ   | 3 kΩ    | 4 kΩ   | 5 kΩ   |
|-------------------|--------|--------|---------|--------|--------|
| T <sub>rise</sub> | 659.8p | 1.316n | 1. 975n | 2.633n | 3.289n |
| T <sub>fall</sub> | 659.8p | 1.316n | 1.975n  | 2.633n | 3.289n |



















# **AC Analysis**



This is The Schematic of LPF With  $V_{dc} \rightarrow V_{AC} = 1\,$ 





**Q2** 



#### Q2: Simulation Results: BW = 529.7 M HZ & DC Gain $A_0 = 1$

## Q3: Analytical Results: -





Q3

 $BW = f_c$  (Cut off Frequency)

From Voltage Divider, DC Gain  $A_o = \frac{V_{out}}{V_{in}} = \lim_{X_c \to \infty} \frac{X_c}{R + X_c} = 1$ 

@ DC Analysis  $\omega \to 0$  ,  $X_c = \frac{1}{j\omega C} \to \infty$  (Open Circuit)

$$f_c = \frac{1}{2\pi RC} = \frac{1}{2\pi \times 1 \text{ k} \times 0.3p} \approx 530.52 \text{ M Hz.}$$

BW = 530.52 M Hz.

| P.O.C                  | Analytically  | Simulation  | Error  |
|------------------------|---------------|-------------|--------|
| DC Gain A <sub>o</sub> | 1             | 1           | 0 %    |
| BW                     | 530. 52 M Hz. | 529.7 M HZ. | 0.15 % |

#### Parametric Sweep For $R=1,10,100,1000~k\Omega$ 🛂 🖽 RL {From/To}Logarithmic:1k:4:1M{From/To} ■ LAB\_1\_PART\_1 × Outputs Setup Run Preview Results Diagnostics (a) | <sup>1</sup>/<sub>2</sub> | 111 | 121 √ Point Output Nominal Parameters: RL=1k IEEE\_Workshop:LAB\_1\_PART\_1:1 1 IEEE\_Workshop:LAB\_1\_PART\_1:1 ~ IEEE\_Workshop:LAB\_1\_PART\_1:1 Current IEEE\_Workshop:LAB\_1\_PART\_1:1 BW 529.7M IEEE\_Workshop:LAB\_1\_PART\_1:1 Parameters: RL=10k IEEE\_Workshop:LAB\_1\_PART\_1:1 2 IEEE\_Workshop:LAB\_1\_PART\_1:1 مر Vin IEEE\_Workshop:LAB\_1\_PART\_1:1 1 Current IEEE\_Workshop:LAB\_1\_PART\_1:1 BW 52.97M 2 IEEE\_Workshop:LAB\_1\_PART\_1:1 Parameters: RL=100k IEEE\_Workshop:LAB\_1\_PART\_1:1 Vout 1 IEEE\_Workshop:LAB\_1\_PART\_1:1 مبر IEEE\_Workshop:LAB\_1\_PART\_1:1 Current IEEE\_Workshop:LAB\_1\_PART\_1:1 5.297M IEEE\_Workshop:LAB\_1\_PART\_1:1 3 Parameters: RL=1M 1 IEEE\_Workshop:LAB\_1\_PART\_1:1 Vout IEEE\_Workshop:LAB\_1\_PART\_1:1 1 Vin IEEE\_Workshop:LAB\_1\_PART\_1:1 Current IEEE\_Workshop:LAB\_1\_PART\_1:1 529.7k **Q4** IEEE\_Workshop:LAB\_1\_PART\_1:1 Overlaid Bode Plot (Magnitude) (Log Scale) Vout (dB) Vis RL



 $10^{3}$ 

10°

 $10^2$ 

#### Overlaid Bode Plot (Phase) Vout (in Degrees)



#### Q4: Comments: -

| $R_L$          | 1k      | 10k     | 100k    | 1M      |
|----------------|---------|---------|---------|---------|
| BW             | 529.7 M | 52.97 M | 5.297 M | 529.7 k |
| A <sub>o</sub> | 1       | 1       | 1       | 1       |

We Find That as When  $R_L \times 10$ ,  $BW \div 10$  As The Relation is

BW = 
$$f_c = \frac{1}{2\pi RC}$$
, And DC Gain is Constant  $\rightarrow A_o = 1$ 

As R Increases , BW Decreases By the same factor From this Relation BW =  $\frac{1}{RC}$  rad/sec. BW is Inversely proportional to R.

The information presented in the table and charts indicates that the 3 dB bandwidth is declining in relation to the resistance value. This outcome aligns with the initial expectations, as the analytical formula established earlier specifies that the 3 dB bandwidth is inversely proportional to the RC constant. Therefore, as the resistance or capacitance is increased, the circuit becomes more selective, resulting in a narrower bandwidth. It is important to note that the DC gain remains unaffected by changes in resistance since it is an open circuit voltage with no voltage drop on the resistance. for phase in all cases, it falls from 0 to -90 but it falls faster by increasing resistance.

## BW for Parametric Sweep For $R=1,10,100,1000\ k\Omega$





# **Pole Zero Analysis**

#### **Results: -**

$$A_{V} = \frac{X_{C}}{R + X_{C}} = \frac{\frac{1}{sC}}{R + \frac{1}{sC}} = \frac{1}{SRC + 1}$$

For Zeros  $\rightarrow 1 = 0$  (undefined)

∴ No Zeros

01



For Poles  $\rightarrow$  SCR + 1 = 0  $\rightarrow$  S =  $-\frac{1}{CR}$  =  $j\omega \rightarrow |f| = \frac{1}{2\pi CR}$  ( f @ pole ) This Pole That make The Slope In The LPF Graph Slope = -20 dB/Decade.

#### **Comparison: -**

We Find That The Simulation Results For PZ Analysis gives its Real Part (Frequency of Pole) Is Equal to The BW That we get From AC Analysis.

PZ Analysis 'pz' DC simulation time: CPU = 0 s, elapsed = 137.806 us. DC simulation time: CPU =  $\theta$  s, elapsed = 31.9481 us. Poles (Hz) Real Imaginary Qfactor 5.00000e-01 -5.30516e+08 0.00000e+00 No zero is found Accumulated DC solution time = 44.8799 ms. -66.8899 ms. Total time required for pz analysis pz: CPU = 0 s, elapsed = 1.32704 ms. Time accumulated: CPU = 132 ms, elapsed = 155.255 ms. pz /VOUT/gnd! 1 Peak resident memory used = 81.6 Mbytes.

Q2



one pole exist @  $F_{simulation \ AC} = 529.7 \ MHZ$  ,  $F_{Analytical} = 530.516 \ MHZ$ .

# Part 2

# MOSFET CHARACTERISTICS

# 

# **Schematic**



# I<sub>D</sub> vs V<sub>GS</sub>

Overlaid Plotting of I<sub>D</sub> vs V<sub>GS</sub> for Long Channel and Short Channel For NMOS and PMOS.



 $M_2 = NMOS$  ,  $M_1 = PMOS$ 

Green Curve: M<sub>1</sub> PMOS (Long Channel) White Curve: M<sub>1</sub> PMOS (Short Channel) Blue Curve: M<sub>2</sub> NMOS (Short Channel) Red Curve: M<sub>2</sub> NMOS (Long Channel)

#### (Short Channel Values)

**Q1** 

(Long Channel Values)





Red Curve: Short Channel Device NMOS. Yellow Curve: Long Channel Device NMOS.



Red Curve: Short Channel Device PMOS. Yellow Curve: Long Channel Device PMOS.

#### Q2: Comments: -

#### On the differences between short channel and long channel results.

We Know that the current to be constant (The Square Law Model).

for the two cases (Short and Long Channel Devices) as the ratio between the length and width remains constant.

for small channel lengths of new submicron technologies, the square law becomes unreliable anymore; that mainly refers to the short channel effects such as the velocity saturation, mobility degradation, and drain induced barrier lowering which leads to lower current than long channel.

#### **♣** Which one has the highest current? Why?

Long Channel Device Has Higher Current Due to the Quadratic dependence on  $V_{GS}$  and due to Velocity<sub>sat</sub> which also gives the linear Characteristics and gives in Short Channel Device the Much Less Than the Expected Current from Quadratic Relation.

#### Q2

#### **♣** Is the relation linear or quadratic? Why?

#### → For Short Channel Device: -

- $\circ$  Starts As Quadratic Relation and tends to be Linear Relation @ $V_{GS} = V_{Dsat} + V_{th}$
- The square law becomes unreliable; that refers to the short channel effects such as the velocity saturation, mobility degradation, and drain induced barrier Lowering.
- The short channel has generally lower current than that of the long channel and the relation tend to be linear Velocity<sub>sat</sub> effect.
   Velocity saturation occurs when the carriers in the channel reach a maximum drift velocity, limiting their further acceleration.

#### → For Long Channel Device: -

 $\circ$  The square law is roughly valid, and the relation is almost Quadratic with  $V_{GS}$  due to the carrier velocity being proportional to the electric field in the channel

#### Q3: Comments: -

#### On the differences between NMOS and PMOS.

- $\circ$  We Find That the Current of NMOS Device is Much Greater Than PMOS Device Due to the Difference between The Mobility Ratio of NMOS and PMOS as  $\mu_{NMOS \to Electrons} > \mu_{PMOS \to Holes}$
- o Due to this effect, the following parameters are affected. Mobility of charge carrier in the channel. The threshold voltage changed due to the shorter length of the channel. Drain current also changed as threshold voltage changed.

#### **♣** Which one has the highest current? Why?

• The NMOS has a higher current due to higher mobility as electrons are almost 4 times that of holes for the same temperature.

#### → For PMOS (Short & Long Channel Devices)

 The Two Curves are Much approach to each other. As PMOS Device is Less Affected by Velocity<sub>sat</sub> and NMOS is easy go to Velocity<sub>sat</sub>.

#### **NMOS VS PMOS**



# **What is the ratio between NMOS and PMOS currents at** $V_{GS} = V_{DD} = 1.8 \text{ Volt }?$

o Long channel:

NMOS Current at 
$$(V_{GS} = V_{DD}) = 5.75504 \times 10^{-3} \text{ A}$$
  
PMOS Current at  $(V_{GS} = V_{DD}) = 1.37295 \times 10^{-3} \text{ A}$   
 $\rightarrow$  The ratio between NMOS and PMOS currents at

- $\rightarrow$  The ratio between NMOS and PMOS currents at  $(V_{GS} = V_{DD}) = 4.19$
- o Short channel:

NMOS Current at 
$$(V_{GS} = V_{DD}) = 3.53177 \times 10^{-3} \text{ A}$$
  
PMOS Current at  $(V_{GS} = V_{DD}) = 1.42872 \times 10^{-3} \text{ A}$ 

→ The ratio between NMOS and PMOS currents at  $(V_{GS} = V_{DD}) = 2.472$ 

#### **Which one is more affected by short channel effects?**

o The NMOS is More Affected by short channel effect due to its higher mobility that makes it reach the velocity saturation more easily than PMOS as The Two Curves are Much approach to each other.

As PMOS Device is Less Affected by Velocity<sub>sat</sub> and NMOS is easy go to Velocity<sub>sat</sub> and the square law becomes more unreliable.

# g<sub>m</sub> vs V<sub>GS</sub> LAB\_1\_PART\_2\_op.scs % save \*:gm sigtype=dev 2 save \*:oppoint sigtype=dev **Q1** First Make This File to Save The Operating Point in Our Analysis. Operating Point Parameters: $g_m$ , $I_D$ , $V_{GS}$ , $V_{DS}$ . add with it ee214b Technology PDK in Model Libraries. /home/cadence/Desktop/ee214b.sp /home/cadence/Desktop/LAB\_1\_PART\_2\_op.scs <Click here to add model file> Overlaid Plotting of g<sub>m</sub> vs V<sub>GS</sub> for Long Channel and Short Channel for NMOS. gm M2 Q1 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 VGS $M_2 = NMOS$ Red Curve: M2 NMOS (Short Channel) **Yellow Curve: M<sub>2</sub> NMOS (Long Channel)**

#### Q2: Comments: -

**O2** 

On the differences between short channel and long channel results.

- **♣** Does gm increase linearly? Why?
- o gm increases linearly for small values of  $V_{GS}$  and only for long channel because the square law is still valid, as  $g_m = \frac{\partial I_{ds}}{\partial V_{ds}}$  and the differentiation of the quadratic relation  $(I_{ds})$  is a linear relation  $(g_m)$  For short channel, the linear relation is not valid due to short channel effects.

#### **4** Does gm saturate? Why?

o For high values of  $V_{GS}$ ,  $g_m$  appears to be saturated has constant value as  $I_d$  also be Constant from this Relation,  $g_m = \sqrt{2 \ K \ I_d}$  & Because of the velocity saturation effect where long channel saturates at larger  $V_{GS}$  while short channel saturates at lower  $V_{GS}$  where  $V_{DSAT}$  is inversely proportional to channel length so short channel saturates much earlier than long channel.

# I<sub>D</sub> vs V<sub>DS</sub>







Q1

## Overlaid Plotting of $I_D$ vs $V_{GS}$ for Long Channel NMOS



#### Q2: Comments: -

On the differences between short channel and long channel results.

#### **Which one has the highest current? Why?**

- As We See in The Graphs Above the Maximum Current in Long Channel. (tends to 6 mA for NMOS).
- As We See in The Graphs Above the Maximum Current in Short Channel. (tends to 3.6 mA for NMOS).
- $\circ$  So, Long channel has the Highest current compared to that of the short channel for the same  $V_{GS}$  for NMOS due to Pinch off at  $V_{ov}$  & Short channel has lower current due to its effect by Short Channel Effects and mobility and Velocity<sub>sat</sub>.
- $\circ$  The relation between  $I_D$  and  $V_{DS}$  for certain  $V_{GS}$  is well predicted using the square law model with 5 regions: cutoff, subthreshold, triode, saturation, and breakdown.

### **Which one has the highest slope in the saturation region? Why?**

- Slope of Current for the Short Channel Device > Slope for long Channel Device in Saturation Region for NMOS.
- O As the relation between  $r_o$  & L is that  $r_o$  is inverse proportional with L  $r_o \propto \frac{1}{L}$  in long channel MOSFETs have less change of current with  $V_{DS}$  in Saturation region ( $V_{DS} > V_{GS} V_{th}$ ) so Higher output resistance ( $r_o$ ) and then Low Slope as the Slope  $= \frac{1}{r_o}$  so, the slope of long channel is less than that of the short channel.
- o so, the Slope Short Channel > Slope Long Channel.
- And the Relation Between  $r_o$  & L is  $\frac{1}{\text{slope}} = r_o = \frac{\frac{V_E.L}{\Delta L} + V_{DS}}{I_{DS}}$

# g<sub>m</sub> and r<sub>o</sub>: (In Triode and Saturation Region)

Plotting of g<sub>m</sub> vs V<sub>DS</sub> for Long Channel NMOS.



Overlaid Plotting of  $r_o = \frac{1}{g_{ds}}$  vs  $V_{DS}$  for Long Channel NMOS.



#### Q2: Comments: -

On the Variation of  $g_m$  vs  $V_{DS}$  As We See in Graphs Above.

- **♣** In the first part of the curve, is the relation linear? Why?
- O Yes,  $g_m$  is Linear in the first Part of the curve. As it is In the Triode Region (Linear Region) in this Region  $I_{DS}$ Increase with the increase of  $V_{DS}$  Increases from the Relation  $g_m = \frac{2 I_{DS}}{V_{OV}} = \sqrt{2 K I_d}$  is linear for Same  $V_{GS}$ .
- **♣** Does g<sub>m</sub> saturate? Why?

o For high values of  $V_{DS}$ ,  $g_m$  appears to be saturated has constant value as  $I_d$  also be Constant from this Relation,  $g_m = \sqrt{2 \ K \ I_d}$  In Saturation region as it represents a square root graph.

- **Where do you want to operate the transistor for analog amplifier applications?**
- O Amplifier Works at Saturation Region in MOSFET. When  $V_{GS} > V_{TH}$  to make the Transistor ON and Create the Channel & When  $V_{DS} > V_{GS} V_{TH}$  or  $V_{DS} > V_{ov}$ . Because the Current is somehow with Constant Value.

#### Q3: Comments: -

On the Variation of  $r_0$  vs  $V_{DS}$  As We See in Graphs Above.

- ightharpoonup Does  $r_0$  saturate just after the transistor enters saturation similar to  $g_m$ ? Why?
- No, it's Not Saturate, as  $r_o = \frac{1}{g_{ds}}$  and  $r_o$  represents the variation between  $I_D \& V_{DS}$  and this variation can't be constant.
- $\blacksquare$  Does  $r_0$  increase if the transistor is biased more into saturation?
- $\circ$  Yes, as  $V_{DS}$  Increases,  $I_{DS}$  Increases then  $g_m$  Increases and also  $r_o$  Increases as  $r_o$  represents the variation between  $I_D$  &  $V_{DS}$ .
- **Should** we operate the transistor at the edge of saturation?

 A MOS device is useful as an amplifier only if operated in the saturation region with drain - source voltage higher than the pinch - off voltage (edge of saturation).

- Operating the MOSFET at the edge of saturation can have advantages in some applications, such as in switching circuits where fast switching speed is desired. In these cases, operating the MOSFET in the saturation region can minimize the switching time and reduce power dissipation during switching.
- **♣** Where do you want to operate the transistor for analog amplifier applications? Why?
- $\circ$  As We Know Amplifier Works in Saturation Region, When  $V_{GS} > V_{TH}$  to make the Transistor ON and Create the Channel & When  $V_{DS} > V_{GS} V_{TH}$  or  $V_{DS} > V_{ov}$ . Because the Current is somehow with Constant Value.